Hu H. Chao, Robert H. Dennard, et al.
IEEE Journal of Solid-State Circuits
This paper reports a detailed plate-noise analysis on using an on-chip generated half-VDD bias for the memory-cell plate in CMOS DRAM's to reduce the electric field in the storage capacitor insulator, in contrast to the VDD-biased or grounded cell plate generally used in NMOS DRAM's. The detailed design of a half-VDD biased-plate PMOS cell in n-well CMOS is described. © 1985 IEEE
Hu H. Chao, Robert H. Dennard, et al.
IEEE Journal of Solid-State Circuits
Suhwan Kim, Youngsoo Shin, et al.
ASIC/SOC 2002
T.V. Rajeevakumar, Nicky C. C. Lu, et al.
IEEE Electron Device Letters
Wei Hwang, Rajiv V. Joshi, et al.
IEEE Journal of Solid-State Circuits