SOI-optimized 64-bit high-speed CMOS adder design
Jae-Joon Kim, Rajiv Joshi, et al.
VLSI Circuits 2002
Independent gate control in double-gate (DG) devices enhances circuit performance and robustness while substantially reducing leakage and chip area. In this paper, we describe circuit techniques which take advantage of the independent biasing properties of symmetrical and asymmetrical DG devices in design. DG circuits at the 25-nm node are analyzed via mixed-mode numerical simulations using Taurus MEDICI. In dynamic circuits, we give examples of conditional keepers, charge sharing prevention scheme, and static keepers. A conditional keeper can dynamically achieve the optimal strength ratio between keeper and evaluation devices by utilizing the front- and backchannel currents in DG devices. A charge sharing mitigation scheme utilizing the back-gate of a logic transistor is then described. Static data retention scheme in dynamic circuits is proposed. A case study for analog applications using a voltage controlled oscillator (VCO) illustrates the specific advantages of DG devices. © 2008 IEEE.
Jae-Joon Kim, Rajiv Joshi, et al.
VLSI Circuits 2002
Yi-Bo Liao, Meng-Hsueh Chiang, et al.
LISS 2011
Rajiv V. Joshi, Keunwoo Kim, et al.
IEEE Transactions on VLSI Systems
Filipp Akopyan, Jun Sawada, et al.
IEEE TCADIS