Mark Ferriss, Bodhisatwa Sadhu, et al.
ISSCC 2016
An all static CMOS ADPLL fabricated in 65 nm digital CMOS SOI technology has a fully programmable proportional-integral-differential (PID) loop filter and features a third order delta sigma modulator. The DCO is a three stage, static inverter based ring oscillator programmable in 768 frequency steps. The ADPLL lock range is 500 MHz to 8 GHz at 1.3 V and 25°C, and 90 MHz to 1.2 GHz at 0.5 V and 100°C. The IC dissipates 8 mW/GHz at 1.2 V and 1.6 mW/GHz at 0.5 V. The synthesized 4 GHz clock has a period jitter of 0.7 ps rms, and long term jitter of 6 ps rms. The phase noise under nominal operating conditions is −112 dBc/Hz measured at a 10 MHz offset from a 4 GHz center frequency. The total circuit area is 200 μm × 150 μm. © 2008, IEEE. All rights reserved.
Mark Ferriss, Bodhisatwa Sadhu, et al.
ISSCC 2016
Michael Floyd, Malcolm Ware, et al.
IBM J. Res. Dev
Benjamin G. Lee, Christian Baks, et al.
PHO 2011
Alexander V. Rylyakov, Clint L. Schow, et al.
Journal of Lightwave Technology