Jean-Olivier Plouchart, Noah Zamdmer, et al.
IBM J. Res. Dev
Most existing power gating structures provide only one power-saving mode. We propose a novel power gating structure that supports both a cutoff mode and an intermediate power-saving and data-retaining mode. Experiments with test structures fabricated in 0.13-μm CMOS bulk technology show that our power gating structure yields an expanded design space with more power-performance tradeoff alternatives. © 2007, IEEE. All Rights Reserved.
Jean-Olivier Plouchart, Noah Zamdmer, et al.
IBM J. Res. Dev
Sangjin Hong, Shu-Shin Chin, et al.
Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology
Azeez J. Bhavnagarwala, Stephen V. Kosonocky, et al.
VLSI Circuits 2003
Suhwan Kim, Stephen V. Kosonocky, et al.
ISLPED 2003