Oliver Schilter, Alain Vaucher, et al.
Digital Discovery
We introduce a planar, triple-self-aligned double-gate FET structure ("PAGODA"). Device fabrication incorporates wafer bonding, front-end CMP, mixed optical/ebeam lithography, silicided silicon source/drain sidewalls, and back gate undercut and passivation. We demonstrate double-gate FET operation with good transport at both interfaces, inverter action, and NOR logic.
Oliver Schilter, Alain Vaucher, et al.
Digital Discovery
William Hinsberg, Joy Cheng, et al.
SPIE Advanced Lithography 2010
Elizabeth A. Sholler, Frederick M. Meyer, et al.
SPIE AeroSense 1997
P. Martensson, R.M. Feenstra
Journal of Vacuum Science and Technology A: Vacuum, Surfaces and Films