M.A. Lutz, R.M. Feenstra, et al.
Surface Science
We introduce a planar, triple-self-aligned double-gate FET structure ("PAGODA"). Device fabrication incorporates wafer bonding, front-end CMP, mixed optical/ebeam lithography, silicided silicon source/drain sidewalls, and back gate undercut and passivation. We demonstrate double-gate FET operation with good transport at both interfaces, inverter action, and NOR logic.
M.A. Lutz, R.M. Feenstra, et al.
Surface Science
Dipanjan Gope, Albert E. Ruehli, et al.
IEEE T-MTT
Eloisa Bentivegna
Big Data 2022
Peter J. Price
Surface Science