Saibal Mukhopadhyay, Rahul M. Rao, et al.
IEEE Transactions on VLSI Systems
We propose an asymmetric-MOSFET-based sixtransistor (6T) SRAM cell to alleviate the conflicting requirements of read and write operations. The source-to-drain and drain-to-source characteristics of access transistors are optimized to improve writability without sacrificing read stability. The proposed technique improves the writability by 9%-11%, with iso read stability being compared with a conventional 6T SRAM cell based on symmetric-MOSFET access transistors in 45-nm technology. © 2009 IEEE.
Saibal Mukhopadhyay, Rahul M. Rao, et al.
IEEE Transactions on VLSI Systems
Jae-Joon Kim, Rajiv Joshi, et al.
VLSI Circuits 2002
Jae-Joon Kim, Keunwoo Kim, et al.
ESSDERC 2006
Niladri Narayan Mojumder, Saibal Mukhopadhyay, et al.
IEEE Transactions on VLSI Systems