C.T. Chuang, P.F. Lu, et al.
International Journal of Electronics
'Tapered gate' is a device sizing methodology to improve the performance of critical paths in stacked circuit configurations. This paper presents a detailed study of the performance leverage of tapered gate in a partially depleted silicon-on-insulator (PD/SOI) technology. It is shown that the reduced junction capacitance in a PD/SOI device renders the series resistance reduction of the lower transistors in the stack more effective. The effects are also shown to be more pronounced for low-VT cases. The study demonstrates that tapered gate remains a viable device sizing technique/methodology for improving performance in a PD/SOI technology.
C.T. Chuang, P.F. Lu, et al.
International Journal of Electronics
W.H. Henkels, N.C.-C. Lu, et al.
Workshop on Low Temperature Semiconductor Electronics 1989
R.M. Rao, J. Kim, et al.
SOI 2007
W. Hwang, C.T. Chuang, et al.
VLSI-TSA 2001