Conference paper
Multi-bit upsets in 65nm SOI SRAMs
Ethan H. Cannon, Michael S. Gordon, et al.
IRPS 2008
This paper describes upsets of 65 nm flip-flops caused by Single-Event-Transients in clock-tree circuits. The upset rate is predicted through modeling, and compared to upset rates measured on a 65 nm test chip with 15 MeV carbon ions and 148 MeV protons. © 2009 IEEE.
Ethan H. Cannon, Michael S. Gordon, et al.
IRPS 2008
Michael S. Gordon, Kenneth P. Rodbell, et al.
IBM J. Res. Dev
Henry H. K. Tang, Conal E. Murray, et al.
IEEE TNS
Kenneth P. Rodbell, David F. Heidel, et al.
IEEE TNS