Oliver Bodemer
IBM J. Res. Dev
Variations in highly scaled (LG = 9nm), undoped-channel FinFET performance, caused by statistical dopant fluctuations (SDFs) in the source/drain (S/D) gradient regions, are systematically investigated using 3-D atomistic device simulations. The impact of SDF on device design optimization is examined and simple design strategies are identified. Variation-tolerant design imposes stringent specifications for S/D lateral abruptness and gate-sidewall spacer thickness, and it poses a tradeoff between performance and variability for body thickness. © 2006 IEEE.
Oliver Bodemer
IBM J. Res. Dev
Thomas M. Cover
IEEE Trans. Inf. Theory
Joel L. Wolf, Mark S. Squillante, et al.
IEEE Transactions on Knowledge and Data Engineering
Pradip Bose
VTS 1998