L.K. Wang, A. Acovic, et al.
MRS Spring Meeting 1993
This paper discusses the electrostatic discharge (ESD) robustness in silicon-on-insulator (SOI) high-pin-count high-performance semiconductor chips. The ESD results demonstrate that sufficient ESD protection levels are achievable in SOI microprocessors using lateral ESD SOI polysilicon-bound gated diodes without the need for additional masking steps, process implants or ESD design area. © 2000 Elsevier Science B.V.
L.K. Wang, A. Acovic, et al.
MRS Spring Meeting 1993
J.H. Kaufman, Owen R. Melroy, et al.
Synthetic Metals
A.B. McLean, R.H. Williams
Journal of Physics C: Solid State Physics
J. Paraszczak, J.M. Shaw, et al.
Micro and Nano Engineering