J.R. Thompson, Yang Ren Sun, et al.
Physica A: Statistical Mechanics and its Applications
This paper discusses the electrostatic discharge (ESD) robustness in silicon-on-insulator (SOI) high-pin-count high-performance semiconductor chips. The ESD results demonstrate that sufficient ESD protection levels are achievable in SOI microprocessors using lateral ESD SOI polysilicon-bound gated diodes without the need for additional masking steps, process implants or ESD design area. © 2000 Elsevier Science B.V.
J.R. Thompson, Yang Ren Sun, et al.
Physica A: Statistical Mechanics and its Applications
O.F. Schirmer, W. Berlinger, et al.
Solid State Communications
Sung Ho Kim, Oun-Ho Park, et al.
Small
S. Cohen, J.C. Liu, et al.
MRS Spring Meeting 1999