O.F. Schirmer, K.W. Blazey, et al.
Physical Review B
We review the use of dislocation modeling as a practical tool in the development of semiconducting devices. Areas of application include calculation of single dislocation behavior in transistors and memory cells, large-scale simulations of relaxation in SiGe/Si and SiGe/SOI layer systems, and investigation of dislocation nucleation at stress concentrators. Current capabilities and case studies for each are reviewed, and areas where further progress is needed are identified. © 2005 Elsevier B.V. All rights reserved.
O.F. Schirmer, K.W. Blazey, et al.
Physical Review B
William Hinsberg, Joy Cheng, et al.
SPIE Advanced Lithography 2010
M.A. Lutz, R.M. Feenstra, et al.
Surface Science
P. Alnot, D.J. Auerbach, et al.
Surface Science