Matthew M. Ziegler, Ruchir Puri, et al.
CICC 2014
Digital droop sensors (DDSs) with core throttling mitigate microprocessor voltage droops and enable a voltage control loop (undervolting) to offset loadline uplift plus noise effects, protecting reliability . These combine with a runtime algorithm for workload optimized frequency (WOF) that deterministically maximizes core frequency. The combined effect is demonstrated across a range of workloads, including SPEC, and provides up to a 15% frequency boost and a 10% reduction in core voltage.
Matthew M. Ziegler, Ruchir Puri, et al.
CICC 2014
Phillip J. Restle, Albert Ruehli, et al.
ADMETA 2000
Phillip J. Restle, Craig A. Carter, et al.
Digest of Technical Papers-IEEE International Solid-State Circuits Conference
Phillip J. Restle, Craig A. Carter, et al.
ISSCC 2002