Yuan Taur, D.S. Zicherman, et al.
IEEE Electron Device Letters
Digital droop sensors (DDSs) with core throttling mitigate microprocessor voltage droops and enable a voltage control loop (undervolting) to offset loadline uplift plus noise effects, protecting reliability . These combine with a runtime algorithm for workload optimized frequency (WOF) that deterministically maximizes core frequency. The combined effect is demonstrated across a range of workloads, including SPEC, and provides up to a 15% frequency boost and a 10% reduction in core voltage.
Yuan Taur, D.S. Zicherman, et al.
IEEE Electron Device Letters
Phillip J. Restle, Craig A. Carter, et al.
ISSCC 2002
Dieter F. Wendel, Ron Kalla, et al.
IEEE Journal of Solid-State Circuits
Charles F. Webb, Carl J. Anderson, et al.
IEEE Journal of Solid-State Circuits