Beomseok Nam, Henrique Andrade, et al.
ACM/IEEE SC 2006
Significant challenges face DRAM scaling toward and beyond the 0.10-μm generation. Scaling techniques used in earlier generations for the array-access transistor and the storage capacitor are encountering limitations which necessitate major innovation in electrical operating mode, structure, and processing. Although a variety of options exist for advancing the technology, such as low-voltage operation, vertical MOSFETs, and novel capacitor structures, uncertainties exist about which way to proceed. This paper discusses the interrelationships among the DRAM scaling requirements and their possible solutions. The emphasis is on trench-capacitor DRAM technology.
Beomseok Nam, Henrique Andrade, et al.
ACM/IEEE SC 2006
Yun Mao, Hani Jamjoom, et al.
CoNEXT 2006
Liqun Chen, Matthias Enzmann, et al.
FC 2005
Elliot Linzer, M. Vetterli
Computing