Daeyoung Lim, Richard Haight, et al.
Applied Physics Letters
Variability induced by bias temperature instability is an increasing concern in aggressively scaled CMOS technologies. To assess the stochastic nature of the instability, we demonstrate that the recently introduced voltage ramp stress methodology properly captures the variance component and thus can be used to study stochastic effects related to transistor design and gate-stack processes. © 2013 IEEE.
Daeyoung Lim, Richard Haight, et al.
Applied Physics Letters
Barry P. Linder, A. Dasgupta, et al.
IRPS 2016
Pouya Hashemi, Takashi Ando, et al.
VLSI Technology 2016
W. McMahon, C. Tian, et al.
IRPS 2013