Conference paper
A 23.5GHz PLL with an adaptively biased VCO in 32nm SOI-CMOS
Jean-Olivier Plouchart, Mark A. Ferriss, et al.
CICC 2012
Jean-Olivier Plouchart, Mark A. Ferriss, et al.
CICC 2012
Daeik D. Kim, Ongyeun Cho, et al.
CICC 2008
Neric Fong, Jean-Olivier Plouchart, et al.
VLSI Circuits 2002
Bodhisatwa Sadhu, Arun Paidimarri, et al.
IEEE JSSC