Sub-15 ps charge-buffered active-pull-down ECL/NTL circuits
Ken Chin, Ching-Te Chuang, et al.
CICC 1992
An NTL circuit with a charge-buffered active-pulldown emitter-follower stage is described. The circuit utilizes the diffusion capacitance of a charge-storage diode (CSD) as the coupling element between the common-emitter node of the switching transistors and the base of an active-pull-down n-p-n transistor to generate a large dynamic current for the pull-down transistor and to provide a speedup effect on the switching logic stage. Implemented in a 0.8-μm double-poly trench-isolated selfaligned bipolar process, unloaded gate delays of 12.8 ps/1.0 mW, 15.4 ps/0.71 mW, and 18.0 ps/0.53 mW have been achieved. © 1992 IEEE
Ken Chin, Ching-Te Chuang, et al.
CICC 1992
Joachim N. Burghartz, Arturo O. Cifuentes, et al.
IEEE Transactions on Electron Devices
Keunwoo Kim, Koushik K. Das, et al.
VLSI-DAT 2007
Ruchir Puri, Ching-Te Chuang
International Journal of Electronics